|
|
@ -98,6 +98,8 @@ void Maxwell3D::InitializeRegisterDefaults() { |
|
|
regs.framebuffer_srgb = 1; |
|
|
regs.framebuffer_srgb = 1; |
|
|
regs.front_face = Maxwell3D::Regs::FrontFace::ClockWise; |
|
|
regs.front_face = Maxwell3D::Regs::FrontFace::ClockWise; |
|
|
|
|
|
|
|
|
|
|
|
shadow_state = regs; |
|
|
|
|
|
|
|
|
mme_inline[MAXWELL3D_REG_INDEX(draw.vertex_end_gl)] = true; |
|
|
mme_inline[MAXWELL3D_REG_INDEX(draw.vertex_end_gl)] = true; |
|
|
mme_inline[MAXWELL3D_REG_INDEX(draw.vertex_begin_gl)] = true; |
|
|
mme_inline[MAXWELL3D_REG_INDEX(draw.vertex_begin_gl)] = true; |
|
|
mme_inline[MAXWELL3D_REG_INDEX(vertex_buffer.count)] = true; |
|
|
mme_inline[MAXWELL3D_REG_INDEX(vertex_buffer.count)] = true; |
|
|
@ -160,8 +162,17 @@ void Maxwell3D::CallMethod(const GPU::MethodCall& method_call) { |
|
|
ASSERT_MSG(method < Regs::NUM_REGS, |
|
|
ASSERT_MSG(method < Regs::NUM_REGS, |
|
|
"Invalid Maxwell3D register, increase the size of the Regs structure"); |
|
|
"Invalid Maxwell3D register, increase the size of the Regs structure"); |
|
|
|
|
|
|
|
|
if (regs.reg_array[method] != method_call.argument) { |
|
|
|
|
|
regs.reg_array[method] = method_call.argument; |
|
|
|
|
|
|
|
|
u32 arg = method_call.argument; |
|
|
|
|
|
// Keep track of the register value in shadow_state when requested.
|
|
|
|
|
|
if (shadow_state.shadow_ram_control == Regs::ShadowRamControl::Track || |
|
|
|
|
|
shadow_state.shadow_ram_control == Regs::ShadowRamControl::TrackWithFilter) { |
|
|
|
|
|
shadow_state.reg_array[method] = arg; |
|
|
|
|
|
} else if (shadow_state.shadow_ram_control == Regs::ShadowRamControl::Replay) { |
|
|
|
|
|
arg = shadow_state.reg_array[method]; |
|
|
|
|
|
} |
|
|
|
|
|
|
|
|
|
|
|
if (regs.reg_array[method] != arg) { |
|
|
|
|
|
regs.reg_array[method] = arg; |
|
|
|
|
|
|
|
|
for (const auto& table : dirty.tables) { |
|
|
for (const auto& table : dirty.tables) { |
|
|
dirty.flags[table[method]] = true; |
|
|
dirty.flags[table[method]] = true; |
|
|
@ -169,12 +180,16 @@ void Maxwell3D::CallMethod(const GPU::MethodCall& method_call) { |
|
|
} |
|
|
} |
|
|
|
|
|
|
|
|
switch (method) { |
|
|
switch (method) { |
|
|
|
|
|
case MAXWELL3D_REG_INDEX(shadow_ram_control): { |
|
|
|
|
|
shadow_state.shadow_ram_control = static_cast<Regs::ShadowRamControl>(method_call.argument); |
|
|
|
|
|
break; |
|
|
|
|
|
} |
|
|
case MAXWELL3D_REG_INDEX(macros.data): { |
|
|
case MAXWELL3D_REG_INDEX(macros.data): { |
|
|
ProcessMacroUpload(method_call.argument); |
|
|
|
|
|
|
|
|
ProcessMacroUpload(arg); |
|
|
break; |
|
|
break; |
|
|
} |
|
|
} |
|
|
case MAXWELL3D_REG_INDEX(macros.bind): { |
|
|
case MAXWELL3D_REG_INDEX(macros.bind): { |
|
|
ProcessMacroBind(method_call.argument); |
|
|
|
|
|
|
|
|
ProcessMacroBind(arg); |
|
|
break; |
|
|
break; |
|
|
} |
|
|
} |
|
|
case MAXWELL3D_REG_INDEX(firmware[4]): { |
|
|
case MAXWELL3D_REG_INDEX(firmware[4]): { |
|
|
@ -250,7 +265,7 @@ void Maxwell3D::CallMethod(const GPU::MethodCall& method_call) { |
|
|
} |
|
|
} |
|
|
case MAXWELL3D_REG_INDEX(data_upload): { |
|
|
case MAXWELL3D_REG_INDEX(data_upload): { |
|
|
const bool is_last_call = method_call.IsLastCall(); |
|
|
const bool is_last_call = method_call.IsLastCall(); |
|
|
upload_state.ProcessData(method_call.argument, is_last_call); |
|
|
|
|
|
|
|
|
upload_state.ProcessData(arg, is_last_call); |
|
|
if (is_last_call) { |
|
|
if (is_last_call) { |
|
|
OnMemoryWrite(); |
|
|
OnMemoryWrite(); |
|
|
} |
|
|
} |
|
|
|