8 changed files with 111 additions and 30 deletions
-
2src/shader_recompiler/CMakeLists.txt
-
2src/shader_recompiler/frontend/maxwell/maxwell.inc
-
2src/shader_recompiler/frontend/maxwell/translate/impl/double_add.cpp
-
53src/shader_recompiler/frontend/maxwell/translate/impl/double_fused_multiply_add.cpp
-
45src/shader_recompiler/frontend/maxwell/translate/impl/double_multiply.cpp
-
8src/shader_recompiler/frontend/maxwell/translate/impl/impl.cpp
-
1src/shader_recompiler/frontend/maxwell/translate/impl/impl.h
-
28src/shader_recompiler/frontend/maxwell/translate/impl/not_implemented.cpp
@ -0,0 +1,53 @@ |
|||
// Copyright 2021 yuzu Emulator Project
|
|||
// Licensed under GPLv2 or any later version
|
|||
// Refer to the license.txt file included.
|
|||
|
|||
#include "common/common_types.h"
|
|||
#include "shader_recompiler/exception.h"
|
|||
#include "shader_recompiler/frontend/maxwell/translate/impl/common_encoding.h"
|
|||
#include "shader_recompiler/frontend/maxwell/translate/impl/impl.h"
|
|||
|
|||
namespace Shader::Maxwell { |
|||
namespace { |
|||
|
|||
void DFMA(TranslatorVisitor& v, u64 insn, const IR::F64& src_b, const IR::F64& src_c) { |
|||
union { |
|||
u64 raw; |
|||
BitField<0, 8, IR::Reg> dest_reg; |
|||
BitField<8, 8, IR::Reg> src_a_reg; |
|||
BitField<50, 2, FpRounding> fp_rounding; |
|||
BitField<48, 1, u64> neg_b; |
|||
BitField<49, 1, u64> neg_c; |
|||
} const dfma{insn}; |
|||
|
|||
const IR::F64 src_a{v.D(dfma.src_a_reg)}; |
|||
const IR::F64 op_b{v.ir.FPAbsNeg(src_b, false, dfma.neg_b != 0)}; |
|||
const IR::F64 op_c{v.ir.FPAbsNeg(src_c, false, dfma.neg_c != 0)}; |
|||
|
|||
const IR::FpControl control{ |
|||
.no_contraction{true}, |
|||
.rounding{CastFpRounding(dfma.fp_rounding)}, |
|||
.fmz_mode{IR::FmzMode::None}, |
|||
}; |
|||
|
|||
v.D(dfma.dest_reg, v.ir.FPFma(src_a, op_b, op_c, control)); |
|||
} |
|||
} // Anonymous namespace
|
|||
|
|||
void TranslatorVisitor::DFMA_reg(u64 insn) { |
|||
DFMA(*this, insn, GetDoubleReg20(insn), GetDoubleReg39(insn)); |
|||
} |
|||
|
|||
void TranslatorVisitor::DFMA_cr(u64 insn) { |
|||
DFMA(*this, insn, GetDoubleCbuf(insn), GetDoubleReg39(insn)); |
|||
} |
|||
|
|||
void TranslatorVisitor::DFMA_rc(u64 insn) { |
|||
DFMA(*this, insn, GetDoubleReg39(insn), GetDoubleCbuf(insn)); |
|||
} |
|||
|
|||
void TranslatorVisitor::DFMA_imm(u64 insn) { |
|||
DFMA(*this, insn, GetDoubleImm20(insn), GetDoubleReg39(insn)); |
|||
} |
|||
|
|||
} // namespace Shader::Maxwell
|
|||
@ -0,0 +1,45 @@ |
|||
// Copyright 2021 yuzu Emulator Project
|
|||
// Licensed under GPLv2 or any later version
|
|||
// Refer to the license.txt file included.
|
|||
|
|||
#include "common/common_types.h"
|
|||
#include "shader_recompiler/exception.h"
|
|||
#include "shader_recompiler/frontend/maxwell/translate/impl/common_encoding.h"
|
|||
#include "shader_recompiler/frontend/maxwell/translate/impl/impl.h"
|
|||
|
|||
namespace Shader::Maxwell { |
|||
namespace { |
|||
|
|||
void DMUL(TranslatorVisitor& v, u64 insn, const IR::F64& src_b) { |
|||
union { |
|||
u64 raw; |
|||
BitField<0, 8, IR::Reg> dest_reg; |
|||
BitField<8, 8, IR::Reg> src_a_reg; |
|||
BitField<39, 2, FpRounding> fp_rounding; |
|||
BitField<48, 1, u64> neg; |
|||
} const dmul{insn}; |
|||
|
|||
const IR::F64 src_a{v.ir.FPAbsNeg(v.D(dmul.src_a_reg), false, dmul.neg != 0)}; |
|||
const IR::FpControl control{ |
|||
.no_contraction{true}, |
|||
.rounding{CastFpRounding(dmul.fp_rounding)}, |
|||
.fmz_mode{IR::FmzMode::None}, |
|||
}; |
|||
|
|||
v.D(dmul.dest_reg, v.ir.FPMul(src_a, src_b, control)); |
|||
} |
|||
} // Anonymous namespace
|
|||
|
|||
void TranslatorVisitor::DMUL_reg(u64 insn) { |
|||
DMUL(*this, insn, GetDoubleReg20(insn)); |
|||
} |
|||
|
|||
void TranslatorVisitor::DMUL_cbuf(u64 insn) { |
|||
DMUL(*this, insn, GetDoubleCbuf(insn)); |
|||
} |
|||
|
|||
void TranslatorVisitor::DMUL_imm(u64 insn) { |
|||
DMUL(*this, insn, GetDoubleImm20(insn)); |
|||
} |
|||
|
|||
} // namespace Shader::Maxwell
|
|||
Write
Preview
Loading…
Cancel
Save
Reference in new issue